Name-Sumit Kumar brisi Uni. roll No. - 2000213 (CS-2)

Courge- B. Tech (CSE)

Semester- 3 rd

Subject - Computer organization and Assembly language programming (COALP)

Subject Code-(ACCS-16303)

Assignment-1st.

81.

(a) what do you mean by micro operations?

Ans: The operations executed on data stored in registers are called micro-operations. Ex- Shift, count, clear, load and Add.

The operations performed on the data stored in register is faster than the data stored in memory.

(b) what do you mean by register transfer language?

Angi- Register transfer language: -

The symbolic notation used to describe the micro-operation transfers amongst registers is Called Register transfer language. The term register transfer means the availability of hardware logic circuits—that can perform a stated micro-operation and transfer the result of the operation to the same or another register.

what is the difference between direct and indirect addressing mode?

Ansi- There are some Common difference between direct and indirect addressing mode.

Direct addressing mode (i) A direct address instruction is placed at address 22 in memory.

indirect addressing mode. The instruction in address 35 has a mode bit 1=1, recognized as an indirect address instruction.

(ii) The 1 bit is 0, so the instruction The address of the operand is recognized as a direct address instruction.

in this case is 1350.

| Direct addressing mode  (iii) The Opcode specifies an ADD instruction, and the address part is the binary equivalent of 457.                  | indirect addressing mode.  The address part is the binary equivalent of 300.                                                                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| (iv) The Control finds—the operand in memory at address 457 and adds it to—the Content of Ac.                                                 | The control goes to address 300 to find the address of the operand and the operand found in address 1350 is then added to the content of Ac. |
| Ang:- There are many difference and micro Programme                                                                                           | microprogrammed Control unit  microprogrammed Control  gnals unit generates the Control signals with the help of micro instructions stored   |
| Hardwired Control unit is faster when compared to micro programmed Control as the required control signals are generated the help of hardward | This is slower than the unit other as micro instructions are used for generating with signals here.                                          |

| 1  |                                                                                      |                                                                                                           |
|----|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
|    | Hourdwired control unit                                                              | Microprogrammed Control unit                                                                              |
|    | Difficult to modify as the control signals that need to be generated are hard wired. | Easy to modify as the modification need to be done only at the instruction level.                         |
| 70 | more costlier as everything has to be realized in terms of logic gates.              | Less costlier than hardwired control as only micro instructions oure used for generating control signals. |
|    | it count handle complex instructions as the circuit design for it becomes complex.   | It Can handle Complex instructions.                                                                       |
| Ċ  | only limited number of instructions are used due to the hardware implementation.     | Control signals for many instructions can be generated.                                                   |
| ć  | Used in Computer that makes use of Reduced Instruction Set Computers (RISC).         | used in Computer that makes use of Complex instruction Set Computers (CISC).                              |
| 5  | s Control memory absent                                                              | Control memory present.                                                                                   |
|    |                                                                                      | WALL HOUSEN                                                                                               |

I

Ans 1-\* Accumulator: - This is the most Common register, used to store data taken out from the memory. It is in different numbers in different microprocessors.

\* Greneral purpose Registers: - This is used to Store data intermediate results during program execution. It can be accessed via assembly programming.

\* Special purpose Registers: - Users do not access these registers. These registers are for computer system.

\* Memory Address Registers (MAR):
Memory Address Register our those registers

That holds the address for memory unit.

\* PC (program counter): - program counter points

to the next instruction to be executed. PC

points to the address of the next instruction

to be fetched from the main memory when the

previous instruction has been successfully completed.

\* IR (Instruction Register):Instruction Register holds the instruction to be
excuted. The instruction from PC is fetched and
stored in IR.

## Section-8

Q2. Explain instruction cycle. How the instruction cycle is used to determine the type of instruction with flow chart?

# Ang! Instruction cycle: -

Each phase of Instruction cycle can be decomposed into sequence of elementary micro-operations. In the above examples, there is one sequence each for the fetch, execute and interrupt cycles.



The Indirect cycle is always followed by the (6) Execute cycle. The Interrupt cycle is always followed by the Fetch cycle. For both Fetch and execute cycles, the next cycle depends on the State of the system.

we assumed a new. 2-bit register Called Instruction cycle Code (Icc). The ICC designates the State of processor in terms of which portion of the cycle It is in:—

00: Fetch cycle.

or: Indirect cycle

102: Excute Cycle.

11: Interrupt cycle.

At the end of the each cycles, the ICC is set appropriately. The above Flowchart of Instruction cycle describes the Complete Sequence of micro-operations, depending only on the instruction sequence and the interrupt pattern (This is a simplified example). The operation of the processor is described as the performance of a sequence of micro-operation.



Different Instruction cycles:

i) The Fetch cycle: -

At the begining of the fetch cycle, the address of the next instruction to be excuted is in the program counter (PC).

MAR MBR PC 00000000011001001 IR AC

BEGINING.

A simple Fetch cycle Consist of three Steps and four micro-operation. Symbolically, we can write these sequence of events as follows:-

t1: MAR → PC t2: M8R → Memory PC → (PC) +1 t3: IR → (MBR)

(ii) The Indirect cycles: -

once an instruction is fetched, the next step is to fetch source operateds. Source operand is being fetched by indirect addressing. Register - based operands need not be fetched once the opcode is executed, a similar process may be needed to store the result in main memory.

t1:MAR (IR (ADDRESS))
t2:MBR (MEMORY
t3: IR (ADDRESS)
(MBR (ADDRESS))

#### (iii) The Interrupt cycle:-

At the Completion of the Excute cycle, a test is made to determine whether any enabled interrupt has occurred or not. If an enabled interrupt has occurred then interrupt cycle occurs. Lets take a sequence of micro-operation:

t1: MBR 4— (PC) t2: MAR 4— SAVE ADDRESS PC 4— ROUTINE ADDRESS t3: MEMORY 4— (MBR)

#### (iv) The Execute cycle: -

The other three cycles (fetch, indirect and Interrupt) are simple and predictable. Each of them requires simple, small and fixed sequence of micro-operation are repeated each time around. Excute cycle is different from them like, for a machine with N different opcodes there are N different sequence of micro-operations.

t1: MAR (IR(ADDRESS)

t2: MBR (- MEMORY.

t3: R (R) + (MBR)

Q3. Explain the following instructions with examples.

(i) LHLD 16 goldr.

Angi- In 8085 Instruction Set LHLD is a mnemonic

That stands for load HL pair using Direct addressing from memory location whose 16-bit address is not denoted as also. So the previous, content of HL register pair well, get updated with the new 16-bits value. As HL pair has to be updated, so data comes from two Consecutive memory locations starting at the address also and also from next address location. It occupies 3-Bytes in the memory.

| Mnemonics, operand | opcode (in HEX) | Bytes           |
|--------------------|-----------------|-----------------|
| LHLD Address       | 2A              | - 000 3 Majoria |

let us consider one example instruction LHLD 4050H falling in this category. This instruction will occupy 3-Bytes and so 3 memory locations.

| The service | Before | After 1 |
|-------------|--------|---------|
| (4050H)     | ВВН    | ВВН     |
| (4051 H)    | AAH    | AAH     |
| (H)         | CCH    | AAH     |
| (L)         | HAD    | ВВН     |

|   | Address | Hex<br>Codes | Mnemonic  | Comment                                                                       |
|---|---------|--------------|-----------|-------------------------------------------------------------------------------|
|   | 2008    | 2A           | LHLD      | initialize HL register pair from 4050 H and 4051 H memory locations Contents. |
|   | 200C    | 50           |           | Low order Byte of the address.                                                |
| 1 | 200D    | 40           |           | High order Byte of the address.                                               |
|   | alato   | that         | 16000 000 |                                                                               |

Note that there are no instructions in 8085 like LBCD alb and LDED alb. As HL pair is the most important register pair,

#### (ii) LXITP, 16 addr:-

The instruction loads 16-bit data in the register pair designated in the operand.

Eg:- LXI H, 2034H (2034H is Stored in HL pair so that it act as memory pointer.)

### (iii) STAX Ub: -

The contents of the accumulator are copied into the memory location specified by the Contents of the operand (register pair). The contents of the accumulator are not altered.

Eg:- STAXB (The content of accumulator 1'8 stored into the memory location specified by the BC register pair.

| Address  | Hex<br>Codes | Mnemonic  | Comment                                                                       |
|----------|--------------|-----------|-------------------------------------------------------------------------------|
| 2008     | 2A           | LHLD      | initialize HL register pair from 4050 H and 4051 H memory locations contents. |
| 200C     | 50           |           | Low order Byte of the address.                                                |
| <br>200D | 40           |           | High order Byte of the address.                                               |
| NAte     | that.        | there are | no inclusations in ange 1:40 1800                                             |

Note that there are no instructions in 8085 like LBCD alb and LDED alb. As HL pair is the most important register pair,

#### (ii) LXITP, 16 addr:-

The instruction loads 16-bit data in the register pair designated in the operand.

Eg:- LXI H, 2034H (2034H is Stored in HL pair so that it act as memory pointer.)

# (iii) STAX Up: -

The contents of the accumulator are copied into the memory location specified by the contents of the operand (register pair). The contents of the accumulator are not altered.

Eg:- STAXB (The content of accumulator 1'8 stored into the memory location specified by the BC register pair.

Q4. Explain various types of Computer instruction formats.

Ang. - A Computer performs a task based on the instruction provided. Instruction in computers comprises groups called fields. These fields Contain different information as for computers everything is in 0 and 1 so each field has different significance based on which a cpu decides what to perform the most common fields are:

- · operation field specifies the operation to be performed like addition.
- Address field which specifies how operand is to be founded.

  Instruction is of variables length depending upon the number of addresses it contains. Generally, cpu organization is of three types based on the number of address fields:

(1). Single Accumulator organization.

(2). General register organization.

(3). Stack organization.

In the first organization, the operation is done involving a special register called the accumulator. In second on multiple registers are used for the computation purpose. Note that we will use X = (A+B) \* (C+D) expression to showcase the procedure.